

<u>Help</u>

selfpoised ~

Next >

<u>Course Progress Dates Course Notes Discussion</u>





**Tutorial: CMOS Continued** 

 $\square$  Bookmark this page

< Previous</pre>

**■** Calculator

#### **CMOS**

1/1 point (ungraded)

Given the following cmos gate, determine the function computed by this gate.



- $\bigcirc$  A)  $Z = B \cdot (A + C)$
- $\bigcirc$  B)  $Z=B+A\cdot C$

$$lefto$$
 C)  $Z=\overline{B}\cdot(\overline{A}+\overline{C})$ 

- $\bigcirc$  D)  $Z=\overline{B}+\overline{A}\cdot\overline{C}$
- E) None of the above



Submit

#### **CMOS**

1/1 point (ungraded)

What is the minimum number of NFETs required to build a CMOS circuit (perhaps involving more than one CMOS gate) that has the following truth table?

| $\boldsymbol{A}$ | B | C | G |
|------------------|---|---|---|
| 0                | 0 | 0 | 1 |
| 0                | 0 | 1 | 0 |
| 0                | 1 | 0 | 1 |
| 0                | 1 | 1 | 0 |
| 1                | 0 | 0 | 1 |
| 1                | 0 | 1 | 1 |
| 1                | 1 | 0 | 0 |
| 1                | 1 | 1 | 0 |

**■** Calculator

| ? Why more current causes faster rise time?  I'm not surprised though, but why exactly is that? I don't remember learning it in the course.                                                                                                                                                        | 2                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|
| Show all posts   New more current causes faster rise time?                                                                                                                                                                                                                                         | by recent activity 🗸        |
| Discussion  Topic: 4. Combinational Logic / Tutorial : CMOS Continued                                                                                                                                                                                                                              | Hide Discussion  Add a Post |
| Submit                                                                                                                                                                                                                                                                                             |                             |
| Implement as a single CMOS gate? YES 🗸                                                                                                                                                                                                                                                             |                             |
| Can the function Z(A, B, C) be implemented as a single 3-input CMOS gate having complemen pullup/pulldown circuits?                                                                                                                                                                                | tary                        |
| Best proposal: P3 ✓                                                                                                                                                                                                                                                                                |                             |
| P1: Add two additional series-connected inverters to the output. P2: Double the width of the NFET in the output inverter. P3: Double the width of the PFET in the output inverter. P4: Halve the width of the NFET in the output inverter. P5: Halve the width of the PFET in the output inverter. |                             |
| Which of the proposals below is the best way to shorten the rise time of the signal at Z?                                                                                                                                                                                                          |                             |
| A<br>B<br>C<br>C                                                                                                                                                                                                                                                                                   |                             |
| 2/2 points (ungraded) Consider the following circuit that implements the 3-input function Z(A,B,C):                                                                                                                                                                                                |                             |
| CMOS                                                                                                                                                                                                                                                                                               |                             |
| Submit                                                                                                                                                                                                                                                                                             |                             |
| E) None of the above                                                                                                                                                                                                                                                                               |                             |
| O D) 6                                                                                                                                                                                                                                                                                             |                             |
| O C) 5                                                                                                                                                                                                                                                                                             |                             |
| ○ B) 4                                                                                                                                                                                                                                                                                             |                             |
| ( A) 3                                                                                                                                                                                                                                                                                             |                             |
|                                                                                                                                                                                                                                                                                                    |                             |

■ Calculator

Next >

Previous

© All Rights Reserved



## edX

**About** 

**Affiliates** 

edX for Business

<u>Open edX</u>

**Careers** 

**News** 

# Legal

Terms of Service & Honor Code

Privacy Policy

Accessibility Policy

<u>Trademark Policy</u>

<u>Sitemap</u>

### **Connect**

<u>Blog</u>

Contact Us

**Help Center** 

Media Kit

**Donate** 















© 2021 edX Inc. All rights reserved.

深圳市恒宇博科技有限公司 <u>粤ICP备17044299号-2</u>